Please use this identifier to cite or link to this item: http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/1354
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVohra, J.-
dc.contributor.authorHande, V.-
dc.date.accessioned2019-08-24T11:00:28Z-
dc.date.available2019-08-24T11:00:28Z-
dc.date.issued2019-08-24-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/1354-
dc.description.abstractThis paper presents a novel architecture for a lowenergy Digital-to-Analog converter (DAC) used in Successive Approximation Register Analog-to-Digital converters (SAR ADCs). The proposed ultra low-energy reduced switching (RS) architecture for DAC employs a new charge sharing and restoration technique for generating the desired voltage. Using its unique capacitor array and switching technique, it reduces the energy consumption for capacitor charging by 99.85% (for 10-bit) as compared to conventional SAR ADC. The proposed architecture requires a fewer number of switches as compared to other lowenergy architectures and efficiently reduces the switching energy as well.en_US
dc.language.isoen_USen_US
dc.subjectSARen_US
dc.subjectADCen_US
dc.subjectMSBen_US
dc.subjectDACen_US
dc.subjectJ-Sen_US
dc.subjectRSen_US
dc.titleUltra low energy reduced switching DAC for SAR ADCen_US
dc.typeArticleen_US
Appears in Collections:Year-2019

Files in This Item:
File Description SizeFormat 
Full Text.pdf166.13 kBAdobe PDFView/Open    Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.