Please use this identifier to cite or link to this item: http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/1470
Title: An ultra-fast parallel prefix adder
Authors: Pandey, K.S.
Kumar, D.
Goel, N.
Keywords: Parallel prefix adders
Adder recurrence relations
Digital arithmetic
Issue Date: 3-Jan-2020
Abstract: Parallel Prefix adders are arguably the most commonly used arithmetic units. They have been extensively investigated at architecture level, register transfer level (RTL), gate level, circuit level as well as layout level giving rise to a plethora of mathematical formulations, topologies and implementations. This paper contributes significantly to the understanding of these parallel prefix adders in a couple of ways. Firstly, it attempts to describe various such parallel prefix adders in elegant and consistent formulations. Secondly, a new family of parallel prefix adders is proposed at architecture level. The estimates of the area-throughput characteristics for an instance of this family are also presented. While the speeds achieved by this instance match those achieved by the state of the art adders, their area characteristics exhibit upto 26% improvement.
URI: http://localhost:8080/xmlui/handle/123456789/1470
Appears in Collections:Year-2019

Files in This Item:
File Description SizeFormat 
Full Text.pdf237.9 kBAdobe PDFView/Open    Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.