Please use this identifier to cite or link to this item: http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/1470
Full metadata record
DC FieldValueLanguage
dc.contributor.authorPandey, K.S.-
dc.contributor.authorKumar, D.-
dc.contributor.authorGoel, N.-
dc.date.accessioned2020-01-03T11:57:32Z-
dc.date.available2020-01-03T11:57:32Z-
dc.date.issued2020-01-03-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/1470-
dc.description.abstractParallel Prefix adders are arguably the most commonly used arithmetic units. They have been extensively investigated at architecture level, register transfer level (RTL), gate level, circuit level as well as layout level giving rise to a plethora of mathematical formulations, topologies and implementations. This paper contributes significantly to the understanding of these parallel prefix adders in a couple of ways. Firstly, it attempts to describe various such parallel prefix adders in elegant and consistent formulations. Secondly, a new family of parallel prefix adders is proposed at architecture level. The estimates of the area-throughput characteristics for an instance of this family are also presented. While the speeds achieved by this instance match those achieved by the state of the art adders, their area characteristics exhibit upto 26% improvement.en_US
dc.language.isoen_USen_US
dc.subjectParallel prefix addersen_US
dc.subjectAdder recurrence relationsen_US
dc.subjectDigital arithmeticen_US
dc.titleAn ultra-fast parallel prefix adderen_US
dc.typeArticleen_US
Appears in Collections:Year-2019

Files in This Item:
File Description SizeFormat 
Full Text.pdf237.9 kBAdobe PDFView/Open    Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.