Please use this identifier to cite or link to this item:
http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/1911
Title: | Temperature-Aware compact modeling for resistivity in Ultra-Scaled Cu-Graphene hybrid interconnects |
Authors: | Kumar, R. Kumar, S. Guglani, S. Roy, S. Kaushik, B. K. Sharma, R. Achar, R. |
Keywords: | Copper resistivity graphene surface roughness on-chip interconnects temperature |
Issue Date: | 29-Jun-2021 |
Abstract: | Due to highly-scaled feature sizes of on-chip interconnects at advanced technology nodes, size effects dominate the conductor losses. Also, the surface roughness effectsin Cu interconnects increase due to scaling. Graphene has been recently proposed as a barrier layer in Cu interconnects to mitigate these conductor losses. This paper reports a temperature-dependent compact model for resistivity and resistance of hybrid interconnects, where each conductor consists of a Cu interconnects with a Graphene barrier layer on all sides. For the 7 nm technology node, our analysis shows that hybrid interconnects has 25%, 91%, and 36% lesser resistivity as compared to smooth, rough, and GNR interconnects, respectively. We also present signal integrity analysis for performance benchmarking of hybrid interconnects against conventional Cu interconnects. For 200 Mbps data rate, eye height and eye width for hybrid interconnects improve by 47% and 8x as compared to that in smooth Cu interconnects. |
URI: | http://localhost:8080/xmlui/handle/123456789/1911 |
Appears in Collections: | Year-2020 |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Fulltext.pdf | 771.07 kB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.