Please use this identifier to cite or link to this item: http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/274
Title: Compact models and delay computation of sub-threshold interconnect circuits
Authors: Dhiman, R.
Sharma, R.
Chandel, R.
Keywords: Sub-threshold
Very large scale integration (VLSI)
Ultra-Low power
Interconnects
Complementary metal oxide semiconductor (CMOS)
Crosstalk
Issue Date: 23-Aug-2016
Abstract: Ultra-low power designs extensively exploit the sub-threshold region of operation of Complementary metal-oxide semiconductor (CMOS) circuits. Though sub- threshold circuit operation shows huge potential towards satisfying the ultra-low power requirement, increased crosstalk and delay have become serious design challenges particularly for sub-threshold interconnects. In this paper, novel analytical time-domain models governing the output voltage and crosstalk-induced delay of CMOS gates driv- ing coupled resistive–capacitive interconnect in sub- threshold domain are presented. Subsequently, the transient analysis of simultaneously switching two and three coupled interconnects is carried out. It is demonstrated that the modeling of driver by linear resistance can lead to about 38 % average error in the estimation of propagation delay. The numerical results illustrate that the proposed model quite accurately estimates the performance of coupled on- chip interconnects. An average error of less than 7 % is observed in estimation of waveform shape and delay.
URI: http://localhost:8080/xmlui/handle/123456789/274
Appears in Collections:Year-2015

Files in This Item:
File Description SizeFormat 
art%3A10.1007%2Fs10470-015-0557-4(1).pdf713.93 kBAdobe PDFView/Open    Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.