Please use this identifier to cite or link to this item: http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/2868
Title: A high-k, metal gate vertical-slit FET for ultra-low power and high-speed applications
Authors: Kumar, S.
Kaur, S.
Sharma, R.
Keywords: VeSFET
work function
high-k dielectrics
subthreshold swing
drain induced barrier lowering
low-power design
Issue Date: 4-Oct-2021
Abstract: In this paper, we propose a novel Vertical-Slit Field Effect Transistor (VeSFET) with high-k gate dielectrics and metallic gates with different work function (Φm). The gate dielectric material and gate electrodes in traditional VeSFETs are replaced by high-k dielectrics and metals, respectively. We investigate the effect of these on the electrical characteristics of our proposed device. Various performance parameters such as Drain Induced Barrier Lowering (DIBL), Sub-threshold Swing (SS), Threshold Voltage (VT), leakage power (Poff), propagation delay, Ion/Ioff ratio are obtained using exhaustive TCAD simulations and compared with that of conventional VeSFETs. Our analysis shows that the proposed high-k metal gate VeSFET exhibits higher Ion/Ioff ratio, lower leakage current, lower leakage power, lower delay with near ideal SS and minimum DIBL. Also, our proposed device exhibits higher on-current. This makes it a potential candidate for ultra-low power, high-speed applications with reduced short channel effects. To illustrate the benefits of our proposed device, we design a complementary inverter using the proposed high-k metal VeSFETs. Our analysis clearly highlights the improvement in delay and power dissipation obtained using the proposed structure when compared to that using conventional VeSFETs
URI: http://localhost:8080/xmlui/handle/123456789/2868
Appears in Collections:Year-2016

Files in This Item:
File Description SizeFormat 
Full Text.pdf507.61 kBAdobe PDFView/Open    Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.