Please use this identifier to cite or link to this item: http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/2990
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKumar, S.-
dc.contributor.authorSharma, R.-
dc.date.accessioned2021-10-10T09:43:26Z-
dc.date.available2021-10-10T09:43:26Z-
dc.date.issued2021-10-10-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/2990-
dc.description.abstractPlanar copper interconnects suffer from surface roughness that results in their performance degradation. In this paper, we investigate the role of rough conductor surfaces on the electrical performance of chip-to-chip interconnects using 3D full wave simulation. Various interconnect performance metrics, such as delay, energy-delay product, bandwidth density, insertion loss and signal attenuation are evaluated over broadband frequencies. Our results show that rough conductor surfaces can significantly influence these metrics. In that, the maximum penalty on insertion loss, attenuation, delay, energy-delay product and bandwidth density is 50%, 86%, 3X, 3.7X and 28%, respectively. Finally, we report the computational overhead for simulating high-speed interconnects with rough surfacesen_US
dc.language.isoen_USen_US
dc.titlePerformance modeling and broadband characterization of chip-to-chip interconnects with rough surfacesen_US
dc.typeArticleen_US
Appears in Collections:Year-2017

Files in This Item:
File Description SizeFormat 
Full Text.pdf301.38 kBAdobe PDFView/Open    Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.