Please use this identifier to cite or link to this item: http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/3085
Full metadata record
DC FieldValueLanguage
dc.contributor.authorVohra, J.-
dc.contributor.authorHande, V.-
dc.date.accessioned2021-10-20T19:09:51Z-
dc.date.available2021-10-20T19:09:51Z-
dc.date.issued2021-10-21-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/3085-
dc.description.abstractA novel architecture for Digital-to-Analog converter (DAC) used in successive approximation register Analog-toDigital converters (SAR ADCs) is proposed. It reduces the energy consumption as well as required on-chip capacitor area. A single unit capacitor section using charge from a previously charged capacitor is added to the circuit in series after every comparison and any charge lost is partially restored. Using a single capacitor and charge sharing method reduces the energy consumption for capacitor switching, capacitor area and total capacitance to a small fraction of the conventional SAR ADC.en_US
dc.language.isoen_USen_US
dc.subjectSARen_US
dc.subjectADCen_US
dc.subjectMSBen_US
dc.subjectDACen_US
dc.subjectJ-Sen_US
dc.subjectULE-ACR.en_US
dc.titleUltra low-energy active charge restoration DAC for SAR Analog-to-Digital converteren_US
dc.typeArticleen_US
Appears in Collections:Year-2018

Files in This Item:
File Description SizeFormat 
Full Text.pdf574.31 kBAdobe PDFView/Open    Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.