Please use this identifier to cite or link to this item: http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/3896
Title: A robust training signal generator for trainable memristive digital to analog converter
Authors: Shivdeep, S.
Vohra, S.K.
Goel, N.
Das, D.M.
Keywords: CMOS
DAC
Memristor
PVT immune
Ramp generator
Reconfigurable
Robust
Supervised learning
Training signal
Issue Date: 25-Aug-2022
Abstract: There is a perpetual need of evolution in data converters to cater the demand of high speed and accurate data acquisition and processing. The trainable neural data converters can be trained using supervised learning techniques to produce precise data conversions. Such data converters are PVT immune and can be trained in real time using on-chip training signal generators. A trainable digital to analog converter needs accurate labeled analog signals as training signal. This paper proposes a CMOS-memristor hybrid training signal generator circuit and a memristive variable slope ramp generator circuit design. Proposed architecture is PVT immune and robust against mismatches and manufacturing imprecision in circuit component parameters. Proposed design is scalable to produce training signal for N-bit digital to analog converters. Proposed work is implemented and validated in standard CMOS 180nm technology node with SPICE model for the memristor.
URI: http://localhost:8080/xmlui/handle/123456789/3896
Appears in Collections:Year-2021

Files in This Item:
File Description SizeFormat 
Full Text.pdf446.08 kBAdobe PDFView/Open    Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.