Please use this identifier to cite or link to this item:
http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/4207
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Gedam, A.I. | - |
dc.contributor.author | Ramachandra Sekhar, K. | - |
dc.date.accessioned | 2022-11-21T15:38:17Z | - |
dc.date.available | 2022-11-21T15:38:17Z | - |
dc.date.issued | 2022-11-21 | - |
dc.identifier.uri | http://localhost:8080/xmlui/handle/123456789/4207 | - |
dc.description.abstract | In voltage source inverters (VSI), the output voltage is synthesized in an average sense using pulsewidth modulation (PWM) techniques. In space vector PWM techniques, the average realization of the space vector using volt-sec balance results in an instantaneous error that influences the dc bus current. The instantaneous ac load error voltage maps onto the dc bus derive the dc bus current ripple signatures that would be useful to size the dc capacitor. Exploiting concept of instantaneous mapping of ac error voltage onto the dc bus through power factor axis coordinates, in this work, the unprecedented dc ripple voltage computational method is presented. The established synchronous power factor reference frame ensures accurate mapping of ac error voltage onto the dc bus and makes the computational method independent of sensing actual ac load current unlike conventional methods. With the eliminated actual load current dependence, the proposed model can predict the minimum dc voltage ripple yield switching sequence for VSIs at different loading conditions. The efficacy of the proposed model in terms of optimum switching sequence elicitation is demonstrated on the dual inverter configuration experimentally considering the inflated switching stress due to two inverter's switching. | en_US |
dc.language.iso | en_US | en_US |
dc.subject | Capacitor stress | en_US |
dc.subject | Common mode voltage elimi-nation | en_US |
dc.subject | DC capacitor | en_US |
dc.subject | DC current ripple | en_US |
dc.subject | Dual two-level inverter | en_US |
dc.subject | Load impedance | en_US |
dc.subject | Pulsewidth modulated (PWM) inverters | en_US |
dc.subject | Solar inverter | en_US |
dc.subject | Space vector | en_US |
dc.subject | PWM | en_US |
dc.title | Minimum DC voltage ripple switching sequence elicitation for dual inverter through AC load error volt-sec computation | en_US |
dc.type | Article | en_US |
Appears in Collections: | Year-2022 |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Full Text.pdf | 6.66 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.