Please use this identifier to cite or link to this item: http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/509
Full metadata record
DC FieldValueLanguage
dc.contributor.authorKumar, S.-
dc.contributor.authorSharma, R.-
dc.date.accessioned2016-11-21T05:04:10Z-
dc.date.available2016-11-21T05:04:10Z-
dc.date.issued2016-11-21-
dc.identifier.urihttp://localhost:8080/xmlui/handle/123456789/509-
dc.description.abstractThis paper investigates the effect of surface roughness on interconnect parasitics (RLC per unit length) and performance metrics, such as delay, energy-delay product, bandwidth density, insertion loss and attenuation coefficient of nanoscale on-chip interconnects using 3D EM solver. Our analysis focuses on two industry relevant technology nodes i.e. 13.7 nm and 22 nm. We observe that there is a severe penalty on the performance of interconnects due to surface roughness when analyzed over broadband frequencies. Mandelbrot-Weierstrass (MW) function is used here to define the rough surface profile and the data points obtained from the plot of M-W function are directly used in HFSS for the development of rough conductor interconnect structure. We also present the computational overhead incurred during simulation of rough interconnects.en_US
dc.language.isoen_USen_US
dc.subjectBandwidth densityen_US
dc.subjectDelayen_US
dc.subjectFractal dimensionen_US
dc.subjectMean free pathen_US
dc.subjectOn-chip interconnectsen_US
dc.subjectResistivityen_US
dc.subjectSurface roughnessen_US
dc.titleDesign space exploration of nanoscale interconnects with rough surfacesen_US
dc.typeArticleen_US
Appears in Collections:Year-2016

Files in This Item:
File Description SizeFormat 
Full Text.pdf378.57 kBAdobe PDFView/Open    Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.