Please use this identifier to cite or link to this item:
http://dspace.iitrpr.ac.in:8080/xmlui/handle/123456789/644
Title: | Design and fabrication of ultra low-loss, high-performance 3D chip-chip air-clad interconnect pathway |
Authors: | Uzunlar, E. Sharma, R. Saha, R. Kumar, V. Bashirullah, R. Naeemi, A. Kohl, P.A. |
Keywords: | Air-clad Air-gap technology ChIP-chip Design and modeling Horizontal transmissions Interconnect lines Loss tangent Low-loss |
Issue Date: | 28-Nov-2016 |
Abstract: | In this study, we are pursuing an ultra low-loss interconnect pathway for 3D chip-chip connectivity, incorporating air-clad planar interconnects, air-clad TSVs, and gradual vertical-horizontal transitions. The motivation is to create an air-gap technology that offers the lowest possible effective k-value and near zero loss tangent minimizing the dielectric loss. The design and modeling of air-gap interconnection is presented. The fabrication challenges in airclad interconnect lines are discussed. A monolithic inverted air-gap horizontal transmission line structure is proposed as a means for further decreasing the dielectric loss. Extension of air-clad TSV technology for optical transmission is briefly discussed. |
URI: | http://localhost:8080/xmlui/handle/123456789/644 |
Appears in Collections: | Year-2013 |
Files in This Item:
File | Description | Size | Format | |
---|---|---|---|---|
Full Text.pdf | 2.14 MB | Adobe PDF | View/Open Request a copy |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.