INSTITUTIONAL DIGITAL REPOSITORY

Analytical model for resistivity and mean free path in on-chip interconnects with rough surfaces

Show simple item record

dc.contributor.author Kumar, S.
dc.contributor.author Sharma, R.
dc.date.accessioned 2019-05-16T16:13:37Z
dc.date.available 2019-05-16T16:13:37Z
dc.date.issued 2019-05-16
dc.identifier.uri http://localhost:8080/xmlui/handle/123456789/1253
dc.description.abstract Planar copper interconnects suffer from surface roughness that results in performance degradation. This paper presents a novel analytical model for calculation effective resistivity and mean free path in on-chip copper interconnects. The closed form expressions are obtained from a generalized surface and grain boundary scattering approach that is combined with Mandelbrot-Weierstrass (MW) fractal function. It is observed that resistivity increases while mean free path reduces significantly for rough on-chip interconnects when compared with that of smooth lines. Current and future technology nodes i.e., 45 nm, 22 nm, 13 nm and 7 nm are considered for our analysis. The analytical models are validated against industry standard field solvers Ansys Q3D Extractor and previous data available in literature that exhibit excellent accuracy. Finally, we also present computational overhead in terms of simulation time, matrix size, number of tetrahedrons and memory for different values of roughness and technology nodes. en_US
dc.language.iso en_US en_US
dc.subject On-chip interconnects en_US
dc.subject Surface roughness en_US
dc.subject Fractals en_US
dc.subject Resistivity en_US
dc.subject Mean free path en_US
dc.subject Resistance en_US
dc.subject Current density en_US
dc.title Analytical model for resistivity and mean free path in on-chip interconnects with rough surfaces en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account