INSTITUTIONAL DIGITAL REPOSITORY

Modeling and characterization of VBUS power discharge for embedded superspeed USB host/devices

Show simple item record

dc.contributor.author Pandey, M.K.
dc.contributor.author Goyal, M.
dc.contributor.author Sharma, P.K.
dc.contributor.author Sharma, R.
dc.date.accessioned 2019-08-24T11:18:48Z
dc.date.available 2019-08-24T11:18:48Z
dc.date.issued 2019-08-24
dc.identifier.uri http://localhost:8080/xmlui/handle/123456789/1357
dc.description.abstract After the expiry of serial ports for desktops and laptops, serial interface came into picture and out of serial interface USB (superspeed USB) has become the most common peripheral interface. In addition, built-in (embedded) USB applications are on the rise around the world. But development teams that implement the USB interface in the embedded system can easily produce slight variations such that interoperability with other USB devices could result in uncertain results. These uncertain results generally lead to the enumeration as well as data transfer failures in the embedded system. Sometimes, enumeration failure occurs due to system power management efforts. In an embedded system, it might be desirable to have a USB host dynamically power down an attached USB device as part of its power management scheme. The problem is, the USB 2.0/3.x specification does not provide for a discharge mechanism on the host/device side for VBUS power. Till now no analytical estimation has been provided for this limitation. In this paper mathematical modeling and its characterization has been done to resolve above limitation. Electrical characterization of VBUS power discharge mechanism is explored extensively to determine discharge time. This mathematical model has been developed to help embedded system developer and designer to get exact discharge time for their system according to their devices used. Further this model and its characterized results have been verified using circuit simulation as well as at real 16nm SoC as USB 2.0/3.x host and four USB implementers Forum (USBIF) certified devices. First time this kind of analytical estimation has been provided through mathematical modeling and characterization. en_US
dc.language.iso en_US en_US
dc.subject Post silicon validation en_US
dc.subject Analog bench validation en_US
dc.subject Superspeed USB en_US
dc.subject USB 3.x en_US
dc.subject Serial Interface en_US
dc.subject Modeling en_US
dc.subject VBUS Power Discharge en_US
dc.title Modeling and characterization of VBUS power discharge for embedded superspeed USB host/devices en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account