INSTITUTIONAL DIGITAL REPOSITORY

Simulation-based impedance characterization of PDN in high-performance multi-chip HTCC packages for avionics

Show simple item record

dc.contributor.author Dang, A.
dc.contributor.author Jilla, S.P.
dc.contributor.author Kumar, K.
dc.contributor.author Singh, G.
dc.contributor.author Sharma, R.
dc.contributor.author Mukerji, A.
dc.date.accessioned 2020-03-19T11:12:11Z
dc.date.available 2020-03-19T11:12:11Z
dc.date.issued 2020-03-19
dc.identifier.uri http://localhost:8080/xmlui/handle/123456789/1565
dc.description.abstract High-Speed Multi-Chip HTCC Packages for Avionics require careful considerations early in the design cycle to obtain the optimum electrical performance. Some design goals can be achieved with simple stackup or layout modifications, but others require a detailed analysis using electromagnetic field solvers [1-3]. This paper proposes a design methodology and various guidelines to meet the optimum electrical performance in terms of Power Integrity. The methodology presented here is based on different sections of power and ground net pairs and is supported by extensive simulation results. en_US
dc.language.iso en_US en_US
dc.subject HTCC en_US
dc.subject MCM en_US
dc.subject PDN en_US
dc.subject Decoupling Capacitors en_US
dc.subject PCB en_US
dc.title Simulation-based impedance characterization of PDN in high-performance multi-chip HTCC packages for avionics en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account