INSTITUTIONAL DIGITAL REPOSITORY

Performance modeling and broadband characterization of chip-to-chip interconnects with rough surfaces

Show simple item record

dc.contributor.author Kumar, S.
dc.contributor.author Sharma, R.
dc.date.accessioned 2021-10-10T09:43:26Z
dc.date.available 2021-10-10T09:43:26Z
dc.date.issued 2021-10-10
dc.identifier.uri http://localhost:8080/xmlui/handle/123456789/2990
dc.description.abstract Planar copper interconnects suffer from surface roughness that results in their performance degradation. In this paper, we investigate the role of rough conductor surfaces on the electrical performance of chip-to-chip interconnects using 3D full wave simulation. Various interconnect performance metrics, such as delay, energy-delay product, bandwidth density, insertion loss and signal attenuation are evaluated over broadband frequencies. Our results show that rough conductor surfaces can significantly influence these metrics. In that, the maximum penalty on insertion loss, attenuation, delay, energy-delay product and bandwidth density is 50%, 86%, 3X, 3.7X and 28%, respectively. Finally, we report the computational overhead for simulating high-speed interconnects with rough surfaces en_US
dc.language.iso en_US en_US
dc.title Performance modeling and broadband characterization of chip-to-chip interconnects with rough surfaces en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account