INSTITUTIONAL DIGITAL REPOSITORY

A low power 8 × 27-1 PRBS generator using Exclusive-OR gate merged D flip-flops

Show simple item record

dc.contributor.author Singh, M. K.
dc.contributor.author Singh, P.
dc.contributor.author Das, D. M.
dc.contributor.author Sakare, M.
dc.date.accessioned 2021-11-16T18:08:43Z
dc.date.available 2021-11-16T18:08:43Z
dc.date.issued 2021-11-16
dc.identifier.uri http://localhost:8080/xmlui/handle/123456789/3189
dc.description.abstract This paper presents an 8 × 2 7 -1 pseudo-random binary sequence (PRBS) generator using Exclusive-OR (XOR) gate merged D flip-flops. In the proposed architecture, to ensure low power, a latch is removed from the D flip-flop and a dynamic logic based XOR gate along with a clock signal is used to get the functionality of master latch of the master-slave D flip-flop. In the proposed architecture of XOR gate merged D flip-flop, differential cascode voltage switch logic (DCVSL) XOR gate is selected from dynamic logic which provides a positive feedback (D-latch operation) in the pull-up network. The PRBS generator, which is designed using the proposed XOR gate merged D flip-flop, is designed in standard 65 nm CMOS technology. The post-layout simulation results confirmed the correct operation of the PRBS generator up to 2.56 Gb/s data rate with 1 V supply. The proposed architecture shows the best figure of merit compared to available PRBS generators in the literature to the best of the author’s knowledge en_US
dc.language.iso en_US en_US
dc.subject Digital circuits en_US
dc.subject pseudo-random bit sequence generator (PRBS) en_US
dc.subject Ex-OR gate en_US
dc.subject DCVSL logic en_US
dc.title A low power 8 × 27-1 PRBS generator using Exclusive-OR gate merged D flip-flops en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account