INSTITUTIONAL DIGITAL REPOSITORY

Benchmarking of FinFET, Nanosheet and Nanowire FET Architectures for Future Technology Nodes

Show simple item record

dc.contributor.author NAGY, D.
dc.contributor.author ESPIÑEIRA, G.
dc.contributor.author INDALECIO, G.
dc.contributor.author GARCÍA-LOUREIRO, A.J.
dc.contributor.author KALNA, K.
dc.contributor.author SEOANE, N.
dc.date.accessioned 2022-05-04T18:42:31Z
dc.date.available 2022-05-04T18:42:31Z
dc.date.issued 2022-05-05
dc.identifier.uri http://localhost:8080/xmlui/handle/123456789/3398
dc.description.abstract Nanosheet (NS) and nanowire (NW) FET architectures scaled to a gate length (LG) of 16 nm and below are benchmarked against equivalent FinFETs. The device performance is predicted using a 3D finite element drift-diffusion/Monte Carlo simulation toolbox with integrated 2D Schrödinger equation based quantum corrections. The NS FET is a viable replacement for the FinFET in high performance (HP) applications when scaled down to LG of 16 nm offering a larger on-current (ION ) and slightly better sub-threshold characteristics. Below LG of 16 nm, the NW FET becomes the most promising architecture offering an almost ideal sub-threshold swing, the smallest off-current (IOF F ), and the largest ION /IOF F ratio out of the three architectures. However, the NW FET suffers from early ION saturation with the increasing gate bias that can be tackled by minimizing interface roughness and/or by optimisation of a doping profile in the device body. en_US
dc.language.iso en_US en_US
dc.subject Monte Carlo en_US
dc.subject Schrödinger Quantum Correction en_US
dc.subject FinFET en_US
dc.subject Nanowire en_US
dc.subject Nanosheet en_US
dc.title Benchmarking of FinFET, Nanosheet and Nanowire FET Architectures for Future Technology Nodes en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account