INSTITUTIONAL DIGITAL REPOSITORY

Analytical modelling of a CMOS inter spike interval decoder for resistive crossbar based brain inspired computing

Show simple item record

dc.contributor.author Vohra, S.K.
dc.contributor.author Thomas, S.
dc.contributor.author Sakare, M.
dc.contributor.author Das, D.M.
dc.date.accessioned 2022-08-22T17:57:24Z
dc.date.available 2022-08-22T17:57:24Z
dc.date.issued 2022-08-22
dc.identifier.uri http://localhost:8080/xmlui/handle/123456789/3862
dc.description.abstract The enhanced performance of neuromorphic computing over conventional Von Neumann computing results in high accuracy, energy and area efficient operations. The energy efficient neuromorphic systems process the information in the form of spikes. Neural coding schemes is the critical aspect of neuromorphic computing as it defines the relationship between the input sensory information and the spike train. Inter-spike-interval (ISI) encoding shows the advantages of high information density and energy efficiency over rate encoding. This paper shows the analytical modelling of Inter Spike Interval (ISI) decoding scheme. This decoding scheme uses a CMOS implemented sample and hold circuit for ISI to voltage transformation. The circuit is implemented in the Cadence Virtuoso environment using CMOS 180nm technology for analytical verification of the simulation results. Also, to demonstrate the robustness of the decoder circuit, Monte Carlo simulation is done for mismatch and process variation. en_US
dc.language.iso en_US en_US
dc.subject Crossbar array en_US
dc.subject ISI decoding en_US
dc.subject Neural coding schemes en_US
dc.subject Neuromorphic computing en_US
dc.subject Sample and hold circuit en_US
dc.title Analytical modelling of a CMOS inter spike interval decoder for resistive crossbar based brain inspired computing en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account