INSTITUTIONAL DIGITAL REPOSITORY

A robust training signal generator for trainable memristive digital to analog converter

Show simple item record

dc.contributor.author Shivdeep, S.
dc.contributor.author Vohra, S.K.
dc.contributor.author Goel, N.
dc.contributor.author Das, D.M.
dc.date.accessioned 2022-08-25T14:53:04Z
dc.date.available 2022-08-25T14:53:04Z
dc.date.issued 2022-08-25
dc.identifier.uri http://localhost:8080/xmlui/handle/123456789/3896
dc.description.abstract There is a perpetual need of evolution in data converters to cater the demand of high speed and accurate data acquisition and processing. The trainable neural data converters can be trained using supervised learning techniques to produce precise data conversions. Such data converters are PVT immune and can be trained in real time using on-chip training signal generators. A trainable digital to analog converter needs accurate labeled analog signals as training signal. This paper proposes a CMOS-memristor hybrid training signal generator circuit and a memristive variable slope ramp generator circuit design. Proposed architecture is PVT immune and robust against mismatches and manufacturing imprecision in circuit component parameters. Proposed design is scalable to produce training signal for N-bit digital to analog converters. Proposed work is implemented and validated in standard CMOS 180nm technology node with SPICE model for the memristor. en_US
dc.language.iso en_US en_US
dc.subject CMOS en_US
dc.subject DAC en_US
dc.subject Memristor en_US
dc.subject PVT immune en_US
dc.subject Ramp generator en_US
dc.subject Reconfigurable en_US
dc.subject Robust en_US
dc.subject Supervised learning en_US
dc.subject Training signal en_US
dc.title A robust training signal generator for trainable memristive digital to analog converter en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account